# ENGINESHING COLLEGE

#### MALLA REDDY ENGINEERING COLLEGE (AUTONOMOUS)

(UGC Autonomous Institution, Affiliated to JNTUH, Accredited 2<sup>nd</sup> time by NAAC with 'A' Grade & NBA and Recipient of World Bank Assistance under TEQIP--II S.C. 1.1)

Maisammaguda (H), Medchal-Malkajgiri District, Telangana State – 500100

## Department of Electronics and Communication Engineering <u>CIRCULAR</u>

Date:10.12.2022

All the students are hereby informed that value added courses on **VLSI Design** and **Verification** from 19/12/2022 to 23/12/2022 is being organized by the Department of Electronics and Communication Engineering. The resource person for this course is Dr. S Jha, Associate Professor, ECE, MREC Hyderabad. Students are advised to register their names to the programme coordinator on or before 12/12/2022 and utilize this opportunity to enhance their skills by attending the programme.

The detailed program will be displayed in notice board

#### Copy to

- 1) Circulation in students classroom
- 2) All HOD's
- 3) Notice board
- 4) PA to principal for filing

Malla Reddy Engg. College Maisammaguda, Dhullapally, Secunderbad, 500000

Malla Reddy Engineering College Maleammeguda, Dhulapally, (Post Via Kompally), See'bad-500100.

#### **About the Institution**

Malla Reddy Engineering College (Autonomous) is one of the reputed engineering colleges in Hyderabad, Telangana established in 2002. MREC (A) is part of Malla Reddy Group of Institutions (MRGI), founded by Sri. Ch. Malla Reddy Gaaru, currently Hon'ble Minister of Labor & Employment, Factories, Govt. of Telangana State. The college is situated in a serene, lushgreen environment in Maisammaguda, Gundlapochampally, Medchal (M), Medcha l- Malkajgiri District Telangana—500100.

MREC (A) is skillfully and smartly guided by Dr. A. Ramaswami Reddy, Principal, MREC (A) which is affiliated to JNTUH and an autonomous institution approved by UGC &JNTU Hyderabad first in Telangana state in 2014 for a period of 6 years from 2014-2020. The college is re-accredited by NAAC with 'A' Grade (II Cycle).Our eligible UG and PG programs received NBA accreditation twice. The college caters to wide ranging aspirations and goals of student communities by offering regular programs in of Engineering various streams and Management.

It provides world-class infrastructure facilities like RnD, Incubation Centre, EDC, IIIC, IPR, Start ups, Centre of Excellence, Innovation Council, many clubs for Faculty & Students and well-equipped laboratories in all departments

MREC (A) has more than 100 doctorates with good Research work.

#### **Advisory Committee:**

Chief Patrons: Sri. Ch. Malla Reddy, Minister-

**Telangana State-India.** Founder Chairman.

Malla Reddy Group of Institutions.

Patrons: Sri.Ch. Mahender Reddy.

Secretary, MRGI. **Dr.Ch.Bhadra Reddy,**President, MRGI.

Co-Patrons: Dr. A. Ramaswami Reddy

Principal, MREC (A).

Convener: M. Jagdeesh Chandra Prasad

HOD ECE.

Co-ordinator: Dr. Sk Feroz,

Professor, ECE.

#### **Organizing Committee:**

Dr.G.S.K.Gayathri Devi, Assoc. Prof., ECE. Mr G Prasanna Kumar Assoc. Prof., ECE. Dr. M.Nithin Varma Asst.Prof., ECE. Mrs.C.Silpa, Assoc. Prof., ECE. Dr A Pradeep Kumar, Assc. Prof., ECE. Dr T Srinivas Reddy, Assoc. Prof., ECE. Mr. J. Sunil Kumar, Asst.Prof., ECE. Mr. Vutkuri Srinivas, Asst.Prof., ECE Mr. M.Kranthi Kumar, Asst.Prof., ECE Mrs. G.Jyothi, Asst.Prof., ECE

**5-days Value Added Course** 

on

"VLSI Design and Verification |

From 19th to 23th December 2022





Organized by Department of

**Electronics and Communication Engineering** 

#### **MALLA REDDY ENGINEERING COLLEGE**

(AUTONOMOUS) MAIN CAMPUS

An UGC Autonomous Institution, Approved by AICTE & Affiliated to JNTUH-Hyderabad Reaccredited by NAAC with 'A' Grade (II Cycle) Maisammaguda(H), Gundlapochampally (V), Medchal (M), Medchal - Malkajgiri District Telangana - 500100, India.

#### **About the Department:**

The Department of Electronics and Communication Engineering at MREC has been producing high quality technical manpower needed by industry, R&D organizations, and academic institutions since 2002 with an Intake of 60. The intake has been increased to 120 in the year 2004-05 and 180 in the year 2013-14. The Department also offering PG Program VLSI and Embedded Systems. The department UG Program was accredited by NBA in 2008 and Re-accredited in 2014 and 2018.

Electronics Communication and Engineering department is now headed by Dr. M. Jagdeesh Chandra Prasad Department maintaining 1:15 student faculty ratio with enough faculty retention. Total 30% of doctorates available in the department. Faculty Publications are 150, Patents-5, sanctioned UGC Minor Project, AICTE (AQIS) **MODROB** sponsored & FDP and Consultancy projects-4. Applied projects for research grants under AQIS, CRG.

Many of our students are placed in reputed companies like INFOSYS, IBM, AMAZON, Tech-Mahindra, TCS, COGNIZANT and many more. Apart from teaching department also provides technical guidelines for the benefits of students by organizing short-term courses, certificate oriented training, seminars, Guest lectures, workshops, national and international conferences.

#### **About Workshop**

PROGRAMME OBJECTIVE The aim of this workshop is to provide an overview on EDA tools for VLSI design to the participants. The workshop will comprise of live demonstration of tools and lectures delivered by design engineers on platforms like Cadence, Mentor Graphics, Xilinx, and Synopsys Sentaurus TCAD. This workshop is a generous attempt of qualified VLSI domain researchers to help and encourage the research scholars, undergraduate, postgraduate, and entrepreneurs to meet their research goals. The participants will have exposure to the state-of-the-art semiconductor devices to circuit modeling and integrated applications. After finishing this workshop, the participants will be able to execute the various analysis needed to characterize devices and circuits individually.

#### PROGRAMME CONTENTS

- ❖ Introduction to MOS transistor and 3D TCAD tool
- Design flow using Synopsis tool
- ❖ Full custom design using trainer EDA and Mentor tool
- ❖ Xilinx FPGA design flow
- ❖ PYNQ platform with Vivado

#### Registration Form

5-days Value Added Course on

"VLSI Design and Verification |

From 19th to 23th December 2022

| Vame:                      |
|----------------------------|
| Roll Number                |
| Department:                |
| Organization:              |
| Address:                   |
|                            |
|                            |
| Mobile No:                 |
| E-mail ID:                 |
| ignature of the Candidate: |

#### OR

Interested students are can register using below link

https://forms.gle/M91WTujRUdPknyPq5 Note: Certificate will be provided for the participants on feedback submission, 80% attendance.

#### **Registration Fee:**

**1000** Rs registration fee will be charged for attending this programme.



(UGC Autonomous Institution, Affiliated to JNTUH, Accredited by NAAC with 'A++' Grade & NBA and Recipient of World Bank Assistance under TEQIP--II S.C. 1.1)

Maisammaguda (H), Medchal-Malkajgiri District, Telangana State – 500100

#### DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING

Value Added Course on "VLSI Design and Verification"

> 19<sup>th</sup> -23<sup>th</sup>Dec 2022 **Programme Schedule**

| Date       | Time           | Topic                                                 | Resource Person |
|------------|----------------|-------------------------------------------------------|-----------------|
| 19.12.2022 | 9:30 – 4.00 pm | Introduction to MOS<br>transistor and 3D TCAD<br>tool | Dr. S. Jha      |
| 20.12.2022 | 9:30 – 4.00 pm | Design flow using Synopsis tool                       | Dr. S. Jha      |
| 21.12.2022 | 9:30 – 4.00 pm | Full custom design using trainer EDA and Mentor tool  | Dr. S. Jha      |
| 22.12.2022 | 9:30 – 4.00 pm | Xilinx FPGA design flow                               | Dr. S. Jha      |
| 23.12.2022 | 9:30 – 4.00 pm | PYNQ platform with<br>Vivado                          | Dr. S. Jha      |

Head, Bept. of ECE
Malla Reddy Engg. College
Maisammaguda, Dhullapally,
Secunderbad, 500100

PRINCIPAL Pracipal Malla Reddy Engineering College Malsammaguda, Dhulapally, (Post Via Kompally), Sec'bad-500100.



(UGC Autonomous Institution, Affiliated to JNTUH, Accredited by NAAC with 'A++' Grade & NBA and Recipient of World Bank Assistance under TEQIP--II S.C. 1.1)

Maisammaguda (H), Medchal-Malkajgiri District, Telangana State – 500100

## DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING

Value Added Course on "VLSI Design and Verification"

19th -23th Dec 2022

#### **Syllabus**

#### Day 1

- Introduction to Non-Classical MOS Transistor
- Live demonstration of device simulation and analysis using Synopsys Sentaurus 3D TCAD tool

#### Day 2

- Physical Insights into the nature of Gate-induced Drain Leakage in Emerging Nano-scale FETs
- ASIC and full-custom design flow using Synopsys tool

#### Day 3

- BACK-END design flow, generation of GDS-II, and use of Fin-FET library in Cadence
- Static timing analysis using Tempus and clock tree synthesis concept in Cadence
- Demonstration of full-custom design using Tanner EDA and Mentor tool

#### Day 4

- Xilinx FPGA design flow
- Demonstration on system generator flow with Matlab

#### Day 5

- Demonstration on PYNQ platform with Vivado
- Introduction to HDL Verification and UVM
- Learn to build UVM testbench from scratch

Malla Reddy Engg. College Maisammaguda, Dhullapally, Secunderbad-500000

Malla Reddy Engineering College Melsammaguda, Dhulapally, (Post Via Kompally), Sec'bad-500100.



(UGC Autonomous Institution, Affiliated to JNTUH, Accredited 2<sup>nd</sup> time by NAAC with 'A' Grade & NBA and Recipient of World Bank Assistance under TEQIP--II S.C. 1.1)

Maisammaguda (H), Medchal-Malkajgiri District, Telangana State – 500100

| Department of  |
|----------------|
| ECE            |
| Course: M.Tech |
| Date:          |
| 19.12.2022     |
| to             |

23.12.2022

## Department of Electronics and Communication Engineering

Academic Year 2022-2023

Name of the Value Added Course: VLSI Design and Verification

#### List of Students enrolled for value added course

| Sl. No. | Roll No.   | Name                    | Year/Semester |
|---------|------------|-------------------------|---------------|
| 1       | 21J41D6801 | UJJELLI RAKESH REDDY    | M. Tech II/I  |
| 2       | 21J41D6802 | PONNA SNEHA             | M. Tech II/I  |
| 3       | 21J41D6803 | TAGORE SANJANA          | M. Tech II/I  |
| 4       | 21J41D6804 | M. INDRANI SOWMYA       | M. Tech II/I  |
| 5       | 21J41D6805 | PAMPARI SRAVANTHI       | M. Tech II/I  |
| 6       | 21J41D6806 | NAGAM SHRAVYA           | M. Tech II/I  |
| 7       | 21J41D6807 | JANGILI SAIKIRAN        | M. Tech II/I  |
| 8       | 21J41D6808 | BALERAO CHOUDARY MANISH | M. Tech II/I  |
| 9       | 21J41D6809 | KONATHAM MOUNIKA        | M. Tech II/I  |

Malla Reddy Engineering College Maleammeguda, Dhulapally, (Post Via Kompally), Sec'bad-500100.

Head, Bept. of ECE Malla Reddy Engg. College Maisammaguda, Dhullapally, Secunderbad-500000



(UGC Autonomous Institution, Affiliated to JNTUH, Accredited 3<sup>rd</sup> time by NAAC with 'A++' Grade & NBA and Recipient of World Bank Assistance under TEQIP--II S.C. 1.1)

Maisammaguda (H), Medchal-Malkajgiri District, Telangana State – 500100

| Department of  |
|----------------|
| ECE            |
| Course: M.Tech |
| Date:          |
| 19.12.2022     |
| to             |

23.12.2022

### Department of Electronics and Communication Engineering

Academic Year 2022-2023

Name of the Value Added Course: VLSI Design and Verification

#### **List of Students Completed course**

| Sl. | Roll No.   | Name                    | <b>Course Completion</b> |
|-----|------------|-------------------------|--------------------------|
| No. |            |                         | (Yes/No)                 |
| 1   | 21J41D6801 | UJJELLI RAKESH REDDY    | YES                      |
| 2   | 21J41D6802 | PONNA SNEHA             | YES                      |
| 3   | 21J41D6803 | TAGORE SANJANA          | YES                      |
| 4   | 21J41D6804 | M. INDRANI SOWMYA       | YES                      |
| 5   | 21J41D6805 | PAMPARI SRAVANTHI       | YES                      |
| 6   | 21J41D6806 | NAGAM SHRAVYA           | YES                      |
| 7   | 21J41D6807 | JANGILI SAIKIRAN        | YES                      |
| 8   | 21J41D6808 | BALERAO CHOUDARY MANISH | YES                      |
| 9   | 21J41D6809 | KONATHAM MOUNIKA        | YES                      |

Malla Reddy Engineering College Malsammaguda, Dhulapally, (Post Via Kompally), Sec'bad-500100.

Malla Reddy Engg. College Maisammaguda, Dhullapally, Secunderbad-500300

## ENGINEERING COLLEGE

#### MALLA REDDY ENGINEERING COLLEGE (AUTONOMOUS)

(UGC Autonomous Institution, Affiliated to JNTUH, Accredited 2<sup>nd</sup> time by NAAC with 'A' Grade & NBA and Recipient of World Bank Assistance under TEQIP--II S.C. 1.1)

Maisammaguda (H), Medchal-Malkajgiri District, Telangana State – 500100

## DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING

Name of the Value AddedCourse:VLSI Design and Verification

Date: 23/12/2022

#### **Objective Questions**

| <ul><li>1. VLSI technology uses to form integrated circuit.</li><li>a) transistors</li><li>b) switches</li><li>c) diodes</li><li>d) buffers</li></ul>                                                    |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2. Medium scale integration has  a) ten logic gates b) fifty logic gates c) hundred logic gates d) thousands logic gates                                                                                 |
| 3. The difficulty in achieving high doping concentration leads to  a) error in concentration b) error in variation c) error in doping d) distribution error                                              |
| <ul> <li>4 is used to deal with effect of variation.</li> <li>a) chip level technique</li> <li>b) logic level technique</li> <li>c) switch level technique</li> <li>d) system level technique</li> </ul> |
| 5. As die size shrinks, the complexity of making the photomasks a) increases b) decreases c) remains the same d) cannot be determined                                                                    |
| 6 architecture is used to design VLSI. a) system on a device                                                                                                                                             |

| b) single open circuit c) system on a chip d) system on a circuit                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7. What is the design flow of VLSI system? i. architecture design ii. market requirement iii. logic design iv. HDL coding a) ii-i-iii-iv b) iv-i-iii-ii c) iii-ii-iiv d) i-ii-iii-iv                              |
| 8 is used in logic design of VLSI. a) LIFO b) FIFO c) FILO d) LILO                                                                                                                                                |
| <ul> <li>9. Which provides higher integration density?</li> <li>a) switch transistor logic</li> <li>b) transistor buffer logic</li> <li>c) transistor transistor logic</li> <li>d) circuit level logic</li> </ul> |
| <ul><li>10. Physical and electrical specification is given in</li><li>a) architectural design</li><li>b) logic design</li><li>c) system design</li><li>d) functional design</li></ul>                             |
| <ul><li>11. Which is the high level representation of VLSI design?</li><li>a) problem statement</li><li>b) logic design</li><li>c) HDL program</li><li>d) functional design</li></ul>                             |
| <ul><li>12. Gate minimization technique is used to simplify the logic.</li><li>a) true</li><li>b) false</li></ul>                                                                                                 |
| <ul><li>13. Depletion mode MESFET operates as</li><li>a) reverse biased</li><li>b) forward biased</li><li>c) both reverse and forward biased</li><li>d) none of the mentioned</li></ul>                           |

| <ul> <li>14. Pinch-off voltage is equal to</li> <li>a) built-in potential</li> <li>b) applied voltage</li> <li>c) sum of built-in potential and applied voltage</li> <li>d) difference of built-in potential and applied voltage</li> </ul>      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul><li>15. Pinch-off voltage is a function of</li><li>a) channel depth</li><li>b) channel thickness</li><li>c) channel length</li><li>d) channel density</li></ul>                                                                              |
| 16. The threshold voltage is sensitive to a) channel length b) channel depth c) doping density d) doping of the channel layer                                                                                                                    |
| <ul><li>17. The dynamic switching energy must exceed the capacitive load.</li><li>a) true</li><li>b) false</li></ul>                                                                                                                             |
| <ul><li>18. To keep dynamic switching energy small</li><li>a) logic voltage swing must be large</li><li>b) logic current swing must be large</li><li>c) logic voltage swing must be small</li><li>d) logic current swing must be small</li></ul> |
| <ul> <li>19. Standard deviation of threshold voltage should be of logic voltage swing.</li> <li>a) less than 5%</li> <li>b) more than 5%</li> <li>c) less than 10%</li> <li>d) more than 10%</li> </ul>                                          |
| 20. In D-MESFET, voltage swing is less than 1V. a) true b) false                                                                                                                                                                                 |
| 21. Threshold voltage is on implant depth. a) proportionally dependent b) inversely proportionally dependent c) exponentially dependent d) logarithmically dependent                                                                             |
| 22. The drain current is independent of a) Vgs b) Vds c) Vt                                                                                                                                                                                      |

- d) Vs
- 23. Impurity concentration should be
- a) greater than 20%
- b) lesser than 20%
- c) greater than 10%
- d) lesser than 10%
- 24. Threshold voltage is independent of pinch-off voltage.
- a) true
- b) false
- 25. Pinch-off voltage is \_\_\_\_\_ to channel concentration density.
- a) directly related
- b) inversely related
- c) exponentially related
- d) is not related

Head, Dept. of ECE
Malla Reddy Engg. College
Maisammaguda, Dhullapally,
Secunderbad-500000

Malla Reddy Engineering College Maleammeguda, Dhulapally, (Post Via Kompally), Sec'bad-500100.



(UGC Autonomous Institution, Affiliated to JNTUH, Accredited 2<sup>nd</sup> time by NAAC with 'A' Grade & NBA and Recipient of World Bank Assistance under TEQIP--II S.C. 1.1)

Maisammaguda (H), Medchal-Malkajgiri District, Telangana State – 500100

#### **Department of Electronics and Communication Engineering**

Date:23.12.2022

#### Report for value added course on

#### VLSI Design and Verification

A Five days VLSI Design and Verification programme was organized by the Department of Communication Engineering, and the event was coordinated by Dr. SK Feroz, Professor, ECE Department from 19<sup>th</sup> Dec. 2022 to 23<sup>th</sup> Dec. 2022 and 9 students were attended from M.Tech VLSI. The resource person for this course is Dr. S. Jha. The quality of life for the students are enhanced by introspect and learn techniques that imbibe ethics and moral to help the students for active and successful participation in a modern society, producing individuals of high character, probity, and honor.

After the training programme, the students learned the following:

- o Fundamental knowledge on VLSI Design
- o Design flow using Xilinx and FPGA
- Acquired the knowledge on Vivado and system generator flow with Matlab

Malla Reddy Engg. College Maisammaguda, Dhullapally, Secunderbad-500000

Malla Reddy Engineering College Maleammaguria, Dhulapally, (Post Via Kompally), Sec'bad-500100.







### MALLA REDDY ENGINEERING COLLEGE

(Autonomous)

(An UGC Autonomous Institution, Approved by AICTE, New Delhi & Affiliated to JNTUH, Hyderabad). Accredited  $2^{\rm nd}$  time by NAAC with 'A' Grade,

Maisammaguda (H), Medchal-Malkajgiri District, Secunderabad, Telangana – 500100.

**Department of Electronics and Communication Engineering** 

## Certificate of Completion

This is to certify that Mr./Ms. **BALERAO CHOUDARY MANISH** bearing roll no.

**21J41D6808** has successfully completed Value Added Course in "VLSI Design and Verification" organized by Department of Electronics and Communication Engineering from 19/12/2022 to 23/12/2022.

HODECE, of ECE Malla Reddy Engg. College Maisammaguda, Dhullapally,

**HOD ECE** 

Prencipal

Malla Reddy Engineering College

Meisenmaguda, Dhulapally,

(Post Via Kompully), Sec'bad-500100.

**Principal MREC**